Name

## **HOMEWORK 2A / EE 201L**

FALL 2012

## **Verilog Fundamentals**

| Morning   |  |
|-----------|--|
| Afternoon |  |

1) Assume that you already wrote the module

HALFADDER (INPUTA, INPUTB, SUM, C OUT)

Now write a FULLADDER Verilog module corresponding to the circuit below, instantiating HALFADDER module. Include plenty of comments to earn full credits and also all necessary declarations.



2) What is the value of reg [15:0] VarX, when VarX is assigned the following:

16'H7A becomes:

8'Bx10 becomes:

'O71 becomes:

9'Oz5 becomes:

p1/2

 $\rightarrow$  Given  $\mathbf{a} = 4'B1z0x$  and  $\mathbf{b} = 4'B1z0x$   $\mathbf{a} = \mathbf{b} \text{ evaluates to :}$   $\mathbf{a} != \mathbf{b} \text{ evaluates to :}$ 

→ Given the following codes:

What value (in decimal) does **Z** evaluate to ? Show your work, step by step.